## Digital Systems II - DGD 3

We have a circuit with 3 global inputs, however each entry level component only has 2 inputs. This is a signal vs an input.

You can use mapping to specify which port will be connected to which input

I.E. with inputs A\_top, B\_top, C\_top

You can do

- map(A1 => A\_top, B1 => B\_top)

Or you can do

- map(A\_top, B\_top)

| EN | A1  | A0  | D0 | D1 | D2 | D3 |
|----|-----|-----|----|----|----|----|
| 0  | DNC | DNC | 0  | 0  | 0  | 0  |
| 1  | 0   | 0   | 1  | 0  | 0  | 0  |
| 1  | 0   | 1   | 0  | 1  | 0  | 0  |
| 1  | 1   | 0   | 0  | 0  | 1  | 0  |
| 1  | 1   | 1   | 0  | 0  | 0  | 1  |

Start with circuit, initialized with 1000



Following the right most flipflop, it will assign its value to the first and all the others assign their value to the flipfop to its right.

We have 4 states.

Assume we change the assignment of the first to  $D_{_{\!\Omega}} \oplus C_{_{\!\Omega}}$ 

Starting with the same value, 15 states.



| j | K | Q         |
|---|---|-----------|
| 0 | 0 | No change |
| 0 | 1 | 0         |
| 1 | 0 | 1         |
| 1 | 1 | Toggle Q` |

Left to right, the Qs are  $Q_0$ ,  $Q_1$ ,  $Q_2$ 



## Question 5:

We wish to design a shift-left circuit manually. The inputs include a, which is an 8-bit signal to be shifted, and ctrl, which is a 3 bit signal specifying the amount to be bitshifted. Both are with the std\_logic\_vector data type. The output Y is an 8-bit signal with the std\_logic\_vector data type. Use concurrent signal assignment statements to derive the circuit and draw the conceptual diagram.